## 12C PROTOCOL

- 1) I2C -Inter Integrated Circuit protocol
- 2) Widely used in Serial Communication Protocol developed by Philips semiconductor
- 3) It allows multiple devices to communicate with each other using wire SDA- data line
  - SCL-Clock line
- 4) I2C Operate in two modes
  - a) Master Mode
  - b) Slave mode

## Que 1) Working Principle of I2C Protocol

START CONDITION: Communication begins with start condition, Where Master device pulls the SDA line high to low by Keeping SCL high.

ADDRESSING: After the start condition the Master sends a 7 bit address to the target slave device (8<sup>th</sup> bit used to indicate read/write operation).

The slave then compares its own address with this address.

If the address matches, the corresponding slave device acknowledge the master.

DATA TRANSFER: Once the slave acknowledge the address, data can be transferred between Master and Slave.

Read/write =1 Master sending data to slave

Read/write=0 Master receiving data from the slave

ACKNOWLEDGMENT: If the data frame is received successfully the ACK bit sent to the Master by the slave.

STOP CONDITION: When the communication Is complete, the master sends a stop condition by releasing SDA line from low to high by keeping SCL high.

## Que 2) Key features

### SIMPLE WIRE INTERFACE:

I2C supports only two wires for communication

Reduces complexity

Cost efficient

## **MULTI MASTER SUPPORT:**

12C allows multiple master communicates with multiple slave device on the same bus.

**CLOCK Synchronization:** 

The master generates the clock signal, ensuring synchronized data transfer between devices

### ADDRESSING:

12C support 7 bit and 10 bit addressing allowing communication with a large no of devices

## Acknowledgment:

The protocol uses acknowledgment bits confirm the successful reception of data.

## Que 3) What is the I<sup>2</sup>C protocol?

The I<sup>2</sup>C (Inter-Integrated Circuit) protocol is a widely used serial communication protocol that allows multiple devices to communicate with each other using a two-wire interface.

## Que 4) What are the advantages of using the I<sup>2</sup>C protocol?

Some advantages of the I<sup>2</sup>C protocol include:

It requires only two wires for communication.

It supports multiple devices on the same bus.

It allows for easy integration of various components in a system.

It offers a simple and efficient data transfer mechanism.

#### Que 5) What are the two lines in the I<sup>2</sup>C protocol and their functions?

• The I<sup>2</sup>C protocol consists of two lines:

SDA (Serial Data Line): This line is used for transmitting and receiving data between devices.

SCL (Serial Clock Line): This line is used to synchronize data transfer between devices.

## Que 6) How does the I<sup>2</sup>C protocol handle multiple devices on the bus?

The I<sup>2</sup>C protocol uses a master/slave relationship, where one device acts as the master and initiates communication, while the other devices act as slaves and respond to commands from the master.

Each device is assigned a unique address to enable communication with specific slaves.

## Que 7) What are Start and Stop conditions in I<sup>2</sup>C?

Start and Stop conditions are control signals used in I<sup>2</sup>C for data transfer. A Start condition indicates the beginning of a data transfer,

and a Stop condition indicates the end.

Start is signaled by a high-to-low transition on the SDA line while SCL is high,

and Stop is signaled by a low-to-high transition on the SDA line while SCL is high.

## Que 8) How does I<sup>2</sup>C bus arbitration work?

I<sup>2</sup>C bus arbitration is a mechanism used to resolve conflicts when multiple devices attempt to transmit data simultaneously.

It uses an addressing scheme where devices with lower addresses have higher priority.

If two devices start transmitting simultaneously, the device with the lower address wins the arbitration and continues transmitting while the other device becomes a receiver.

## Que 9) What is clock stretching in I<sup>2</sup>C?

Clock stretching is a mechanism used by slave devices to slow down the clocks rising edges in certain condition, allowing them to gain more time for data processing

#### Que 10) What are the data transmission modes supported by I<sup>2</sup>C?

I<sup>2</sup>C supports two data transmission modes:

- Standard Mode: It operates at a clock speed of up to 100 kHz.
- o Fast Mode: It operates at a clock speed of up to 400 kHz

## Que 11) How does acknowledgment work in I<sup>2</sup>C?

After receiving a byte of data, the receiver (either master or slave) sends an acknowledgment (ACK) bit.

If the ACK bit is low, it indicates that the byte was successfully received.

If the ACK bit is high, it signifies an error or that the receiver is not ready.

\_\_\_\_\_\_

### Que 12) How is an I<sup>2</sup>C address structured?

I<sup>2</sup>C addresses are typically 7 bits long, allowing for a total of 128 possible addresses. However,

there is also a 10-bit addressing mode available for devices that require a larger address space.

## Que 13) What is the maximum number of devices that can be connected on an I<sup>2</sup>C bus?

In the I<sup>2</sup>C protocol, the maximum number of devices that can be connected on a bus depends on the addressing scheme used.

With the 7-bit addressing scheme, there can be up to 128 devices on the bus.

With the 10-bit addressing scheme, the number of devices can be significantly higher.

## Que 14) How does clock synchronization work in I<sup>2</sup>C?

In I<sup>2</sup>C, clock synchronization is achieved through the use of the Serial Clock Line (SCL).

The master generates clock pulses on the SCL line, and all devices on the bus synchronize their data transfers based on these clock pulses.

## Que 15) an I<sup>2</sup>C bus operate without pull-up resistors?

No,I2c requires pull-up resistors on both SDA line and SCL line lines to maintain the high voltages level when the bus is idle

#### Que 16) What are repeated starts in I<sup>2</sup>C?

Repeated starts, also known as repeated transmissions, occur when the master device generates a Start condition without generating a preceding Stop condition.

It allows the master to continue communication with the same slave device after a previous transfer, without releasing the bus.

#### Que 17) Can I<sup>2</sup>C devices operate at different voltage levels?

Yes, I<sup>2</sup>C devices can operate at different voltage levels, but they require levelshifting techniques to ensure proper communication.

Level shifters or voltage translators are used to adapt the voltage levels between devices with different operating voltages.

#### Que 18) What are the differences between I<sup>2</sup>C and SPI protocols?

Some key differences between I<sup>2</sup>C and SPI protocols include:

I<sup>2</sup>C uses a two-wire interface (SDA and SCL),
while SPI typically uses four wires (MOSI, MISO, SCK, and SS).

- I<sup>2</sup>C supports multiple devices on a single bus, whereas SPI usually operates in a master-slave configuration.
- o I<sup>2</sup>C has a lower data transfer rate compared to SPI,

but it requires fewer pins and less complex hardware.

## Que 19) Can I<sup>2</sup>C support long-distance communication?

I<sup>2</sup>C was primarily designed for short-distance communication on a PCB or within a system.

For longer distances, I<sup>2</sup>C can be used with the help of signal repeaters or bus extenders to overcome limitations in signal integrity and reach.

# Que 20) How does clock synchronization change in multi-master I<sup>2</sup>C systems? In multi-master I<sup>2</sup>C systems, clock synchronization becomes more challenging.

Each master device generates its own clock pulses, and conflicts can arise if multiple masters try to transmit simultaneously.

Bus arbitration and clock synchronization mechanisms are employed to manage conflicts and ensure synchronized communication.

## Que 21) How can you increase the data transfer speed in I2C?

To increase data transfer speed, you can use a higher clock frequency (up to the maximum supported by the devices)

## Que 22) How are device addresses assigned in I2C communication?

Device addresses are assigned by the device manufacturer and typically consist of a fixed part (device type) and variable part (selectable by the user).

#### Que 23) What is a general call address in I2C?

The general call address (0000000) allows the master to broadcast commands to all devices on the bus.

# Que 24) Explain the purpose of the ACK (acknowledge) and NACK (not acknowledge) signals.

ACK (acknowledge) is a low-level signal given by the receiver to acknowledge successful data reception.

NACK (not acknowledge) is a signal used when the receiver does not wish to acknowledge data reception.

### Que 25) How is multi-byte data transfer handled in I2C?

Multi-byte data transfer involves the master sending or receiving multiple bytes of data sequentially without releasing the bus between bytes.

## Que 26) Describe the start condition in I2C, including the sequence of signal changes.

The start condition is when the SDA line transitions from high to low while the SCL line is high.

# Que 27) Describe the stop condition in I2C, including the sequence of signal changes.

The stop condition is when the SDA line transitions from low to high while the SCL line is high.

## Que 28) What is the purpose of the start and stop conditions in I2C communication?

Start and stop conditions mark the beginning and end of a data transfer transaction, respectively.

#### Que 29) How is the clock generated in I2C communication?

The clock signal (SCL) is generated by the master and used to synchronize data transfer.

### Que 30) What is the clock speed (frequency) range typically used in I2C?

The clock speed in I2C communication is typically categorized into standard mode (100 kHz), fast mode (400 kHz), fast mode plus (1 MHz), and high-speed mode (3.4 MHz).

### Que 31) How can you calculate the bit rate in I2C communication?

The bit rate can be calculated using the formula: Bit Rate = Clock Speed / (SCL Low Period + SCL High Period).

#### Que 32) What happens if pull-up resistors are too weak or too strong in an I2C bus?

Weak pull-up resistors can lead to slow signal transitions, while strong pull-up resistors can result in excessive current consumption and slower rise times.

## Que 33) What are some common sources of errors in I2C communication?

Common sources of errors include bus collisions, incorrect addressing, and signal integrity issues.

## Que 34) Applications of I2C protocol

Interfacing sensors

EEPROM,RTC and other peripherals with microcontroller or microprocessor

Tempreture sensors

RTC(real time clock)

Date:19/08/23